

# Habib University

EE-371/CS-330/CE-321 Computer Architecture – Spring 2024 Instructors: Dr. Tariq Kamal, Dr. Farhan Khan, Dr. Waseem Hassan

Time = 50 minutes Quiz 04 Max Points: 20

#### **Instructions:**

- i. Smart watches, laptops, and similar electronics are strictly NOT allowed.
- ii. Answer sheets should contain all steps, working, explanations, and assumptions.
- iii. Attempt the quiz on clean papers with black/blue ink.
- iv. Print your name and HU ID on all sheets.
- v. Turn in your question paper along with your answer sheets.
- vi. You are not allowed to ask/share your method or answer with your peers. The work submitted by you is solely your own work. Any violation of this will be the violation of HU Honor code and proper action will be taken as per university policy if found to be involved in such an activity.

#### **CLO** Assessment:

This assignment assesses students for the following course learning outcomes.

| Course Learning Outcomes |                                                                                                                 | CLO<br>Assessed |
|--------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|
| CLO 1                    | <i>Explain</i> the role of ISA in modern processors and instruction encodings and assembly language programming |                 |
| CLO 2                    | Explain the architecture and working of a single cycle processor                                                |                 |
| CLO 3                    | <b>Design</b> the architecture to mitigate issues of a pipelined processor                                      |                 |
| CLO 4                    | Analyze the performance of cache operations                                                                     | <b>\</b>        |

Q1: Assume we have 64-bit addressing and a 64 KiB direct mapped cache having 4 words per block.

a) Calculate total size for this cache. [4 points]

#### Sol:

$$2^m = 4 \rightarrow m = 2$$
 (block offset – 2)

$$64 \text{ KiB} \rightarrow 16 \text{ KiWords} \rightarrow 4 \text{ KiBlocks} = 4096 \text{ blocks} \rightarrow 2^{\text{n}} = 4096 \rightarrow \text{n} = 12 \text{ (index bits)}$$

Tag bits = 
$$64 - n - m - 2 = 64 - 12 - 2 - 2 = 48$$

Size of a single cache line = tag bits + valid bit + block size = 48 + 1 + 4\*32 = 177 bits

Size of cache = size of cache line \* number of lines = 177 \* 4096 = 724992 bits = 88.5 KiBytes

b) Draw hardware for the direct mapped cache showing division of memory address into tag, index and byte offset, along-with comparators and gates/multiplexers (if needed). Show bus-width(s) for each signal. [4 points]

## Sol:



## **Notes:**

- 1. Index will be 12 bits long, running from 0 to 4095
- 2. Tag will be 48 bits long
- 3. Data will be 4\*32 bits long

c) If blocks per word is kept constant and we convert this cache into a 4-way set associative cache, find number of bits for the tag and index part. Also, redraw the hardware (part b) for this cache. [4 points]

#### Sol:

Block offset i.e. words per block will remain same.

No. of sets = Total no. of blocks/Blocks per set = 4096/4 = 1024 sets =  $2^{10}$ 

Index  $\rightarrow$  10 bits from 0 till 1023

Tag new = Tag old + bits from index = 48 + 2 = 50 bits



## **Notes:**

- 1. Index will be 10 bits long, running from 0 to 1023
- 2. Tag will be 50 bits long
- 3. Address will be 64 bits long
- 4. Data will be 4\*32 bits long

**Q2:** Assume a processor is running at 2GHz. The main memory has an access time of 100 clock cycles. For this processor, a perfect cache (i.e. no misses) has a base CPI is 1.5.

a) Find the new CPI for this processor if it has a L1 instruction cache with a miss rate of 3% and L1 data cache with a miss rate of 5%. Assume that the data instructions constitute 33% of the total instructions. [4 points]

## Sol:

b) If we add a common L2 cache which has an access time of 10 clock cycles and a miss rate of 1%, what will be the new CPI. Also find the relative speed up compared to part a. [4 points]

#### Sol:

CPI new = CPI base + CPI instr 
$$L1L2 + CPI$$
 data  $L1L2$ 

L1 instr miss rate = 
$$3\% - 1\% = 2\%$$

L1 miss penalty = 
$$10 \text{ cc}$$

L2 instr miss rate = 
$$1\%$$

L2 miss penalty = 
$$10 + 100$$
 cc

CPI instr L1L2 = 
$$I*(2/100)*10 + I*(1/100)*110 = 1.3I$$

CPI\_data\_L1L2 = I\*percent\_data\_instr\*L1\_data\_miss\_rate\*L1\_miss\_penalty + I\*percent\_data\_instr \*L2 data miss rate\*L2 miss penalty

L1 data miss rate = 
$$5\% - 1\% = 4\%$$

L2 data miss rate = 
$$1\%$$

CPI data 
$$L1L2 = I*.33*(4/100)*10 + I*.33*(1/100)*110 = 0.495I$$

CPI new = 
$$1.5 + 1.3 + 0.495 = 3.295$$

Speedup = 
$$6.15/3.295 = 1.866$$

### **Generic method: (from book)**



CPI data = I\*data percent\*(d1 miss rate\*d2 time + d2 miss rate\* mm time)

CPI inst = I\*(i1 miss rate\*i2 time + i2 miss rate\*mm time)

CPI total = CPI base + CPI data + CPI inst

## Let's say L2 is missing i.e. we only have L1:

CPI\_data = I\*data\_percent\*(d1 miss rate\* mm time)

 $CPI_{inst} = I*(i1 miss rate* mm time)$ 

Access time means miss penalty for upper level.